## Comments on HW#12 problem 2

Problem 2 is about the NAND centered basic cell. Below are three ways to draw the circuit, all using NAND gates but in figures 2 and 3 the DeMorgan theorem is applied. Figure 1 shows the basic cell drawn with the NAND gate symbol. Figure 2 more clearly shows that if a low voltage is applied to the set terminal it will cause the Q output to go to a high voltage. Figure 3 more clearly shows the same for the reset input.

In summary, for the set and reset signals to not be asserted, i.e. false, they need to be at a high voltage. When at a low voltage, the set or reset signals are asserted which means true. A challenge then is to understand what we mean by a 0 or a 1. And it should be noted that not all authors or bloggers use it consistently or in the same way.



You likely have heard me use the term "asserted" which I equate with logic true and the term "not asserted" logic false. The term asserted doesn't define whether the voltage is high or low, just true or false. The phrase "asserted high" implies that a high voltage represents true while "asserted low" implies that a low voltage represents true. Some authors will state "active high" or "active low" in the same way.

So, when creating a truth table or similar how should 1's and 0's be used? I recommend that normally '1' represent true and '0' represent false and not high voltage or low voltage. In the slides shown in class the excitation tables for NAND and NOR basic cells were shown this way:

| 0 0                                    | Inputs                                   |        |         | Inp                                    |             | uts |
|----------------------------------------|------------------------------------------|--------|---------|----------------------------------------|-------------|-----|
| $Q_{p} \rightarrow Q_{p+1}$            | S                                        | R      | Q       | $\rightarrow Q_{n+1}$                  | S           | R   |
| <b>0</b> ightarrow <b>0</b>            | 0                                        | $\phi$ | C       | $0 \rightarrow 0$                      | 0           | ø   |
| $0 \rightarrow 1$<br>$1 \rightarrow 0$ | 1<br>0                                   | φ<br>1 | 0       | $0 \rightarrow 1$<br>$1 \rightarrow 0$ | φ<br>1<br>φ | 0   |
| $1 \rightarrow 1$                      | $\begin{array}{c} 1 \\ \phi \end{array}$ | φ<br>0 | 1       | $\rightarrow$ 1                        | ø           | 0   |
| Excitation Table                       |                                          | E      | xcitati | ion                                    | Tabl        |     |

NAND-centered

Excitation Table NOR-centered Note that for the 0- to-1 transition in both tables that S is a '1' even though for the NAND cell S has to be at a low voltage for set to occur and at a high voltage for the NOR cell. In these tables a '1' represents true, not high voltage. Thus in problem 2 the timing diagram shows S and R as logic '1' when they are true even though the voltage at that point would be low. Note that for the Q and Q-bar outputs that you are asked to draw, a high voltage will indicate logic '1' on the Q output while at the same time the Q-bar output will be at a low voltage.